

# **Features and Benefits**

- High current 3-phase gate drive for N-channel MOSFETs
- Cross-conduction protection with adjustable dead time
- Top-off charge pump for 100% PWM
- Charge pump for low supply voltage operation
- Uncommitted current sense amplifier
- 5.5 to 50 V supply voltage range
- Compatible with 3.3 V and 5 V logic
- Extensive diagnostic outputs
- Low-current sleep mode

# Package: 48-pin LQFP with exposed thermal pad (suffix JP)



Not to scale

# Description

The A4935 is a 3-phase controller for use with N-channel external power MOSFETs and is specifically designed for automotive applications.

A unique charge pump regulator provides full (>10 V) gate drive for battery voltages down to 7 V and allows the A4935 to operate with a reduced gate drive, down to 5.5 V.

A bootstrap capacitor is used to provide the above-battery supply voltage required for N-channel MOSFETs. An internal charge pump for the high-side drive allows DC (100% duty cycle) operation.

Full control over all six power FETs in the 3-phase bridge is provided, allowing motors to be driven with block commutation or sinusoidal excitation. The power FETs are protected from shoot-through by integrated crossover control and resistoradjustable dead time.

Bridge current can be measured using an integrated current sense amplifier. This is an uncommitted differential amplifier with a below-ground common mode range allowing it to be used in low-side current sense applications. Gain and offset are defined by external resistors.

Continued on the next page ...



# **Typical Application**

### **Description (continued)**

Integrated diagnostics provide indication of undervoltage, overtemperature, and power bridge faults. They can be configured to protect the power FETs under most short circuit conditions. Detailed diagnostics are available as a serial data word. The A4935 is supplied in a 48-pin LQFP with exposed thermal pad, (suffix JP). This is a small footprint (81 mm<sup>2</sup>) power package. It is lead (Pb) free with 100% matte tin leadframe plating.

### Selection Guide

| Part Number  | Packing              |
|--------------|----------------------|
| A4935KJPTR-T | 1500 pieces per reel |

### **Absolute Maximum Ratings\***

| Characteristic                 | Symbol               | Notes                                                                                                                        | Rating        | Units |
|--------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
| Load Supply Voltage            | V <sub>BB</sub>      |                                                                                                                              | -0.3 to 50    | V     |
| Logic Supply Voltage           | V <sub>DD</sub>      |                                                                                                                              | -0.3 to 7     | V     |
| VREG                           |                      |                                                                                                                              | -0.3 to 16    | V     |
| CP1 and CP2                    |                      |                                                                                                                              | -0.3 to 16    | V     |
| Logic Inputs and Outputs       |                      |                                                                                                                              | -0.3 to 6.5   | V     |
| CSP and CSN                    |                      |                                                                                                                              | -4 to 6.5     | V     |
| LSS                            |                      |                                                                                                                              | -4 to 6.5     | V     |
| CSO and VDSTH                  |                      |                                                                                                                              | -0.3 to 6.5   | V     |
| SA, SB, and SC                 |                      |                                                                                                                              | -5 to 55      | V     |
| RDEAD                          |                      |                                                                                                                              | -0.3 to 6.5   | V     |
| VDRAIN                         |                      |                                                                                                                              | -5 to 55      | V     |
| GHA, GHB, and GHC              |                      |                                                                                                                              | Sx to Sx+15   | V     |
| GLA, GLB, and GLC              |                      |                                                                                                                              | -5 to 16      | V     |
| CA, CB, and CC                 |                      |                                                                                                                              | –0.3 to Sx+15 | V     |
| Operating Temperature Range    | T <sub>A</sub>       | Range K                                                                                                                      | -40 to 150    | °C    |
| Junction Temperature           | T <sub>J</sub> (max) |                                                                                                                              | 150           | °C    |
| Transient Junction Temperature | T <sub>tJ</sub>      | Overtemperature event not exceeding<br>10 s, lifetime duration not exceeding 10 hr,<br>guaranteed by design characterization | 175           | °C    |
| Storage Temperature Range      | T <sub>stg</sub>     |                                                                                                                              | -55 to 150    | °C    |

\*With respect to AGND.

### THERMAL CHARACTERISTICS may require derating at maximum conditions

| Characteristic             | Symbol           | Test Conditions*                                             | Value | Units |
|----------------------------|------------------|--------------------------------------------------------------|-------|-------|
| Package Thermal Resistance | P                | 4-layer PCB based on JEDEC standard                          | 23    | °C/W  |
|                            | κ <sub>θJA</sub> | 2-layer PCB with 3 in. <sup>2</sup> of copper area each side | 44    | °C/W  |
|                            | $R_{\theta JP}$  |                                                              | 2     | °C/W  |

\*Additional thermal information available on the Allegro™ website.



**Functional Block Diagram** 





# ELECTRICAL CHARACTERISTICS valid at $T_J = -40^{\circ}$ C to 150°C, $V_{DD} = 3$ to 5.5 V, $V_{BB} = 5.5$ to 50 V, unless noted otherwise

| Characteristics                             | Symbol              | Test Conditions                                                                               | Min.                       | Тур. | Max.  | Units |
|---------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------|----------------------------|------|-------|-------|
| Supply and Reference                        |                     |                                                                                               |                            |      |       |       |
| Load Supply Voltage Operating Range         | V <sub>BB</sub>     |                                                                                               | 5.5                        | _    | 50    | V     |
|                                             | I <sub>BBQ</sub>    | RESET = high, outputs = low, $V_{BB}$ = 12 V                                                  | _                          | 10   | 14    | mA    |
| Load Supply Quiescent Current               | I <sub>BBS</sub>    | RESET = low, Sleep mode, V <sub>BB</sub> = 12 V                                               | -                          | _    | 10    | μA    |
| Logic Supply Voltage                        | V <sub>DD</sub>     |                                                                                               | 3.0                        | _    | 5.5   | V     |
| Lagia Supply Quigagent Current              | I <sub>DDQ</sub>    | RESET = high, outputs = low                                                                   | -                          | 4    | 6     | mA    |
| Logic Supply Quiescent Current              | I <sub>DDS</sub>    | RESET = low                                                                                   | -                          | _    | 10    | μA    |
|                                             |                     | $V_{BB}$ > 9 V, $I_{REG}$ = 0 to 15 mA                                                        | 12.5                       | 13   | 13.80 | V     |
|                                             |                     | 7.5 V < V <sub>BB</sub> $\leq$ 9 V, I <sub>REG</sub> = 0 to 10 mA                             | 12.5                       | 13   | 13.80 | V     |
| VREG Output Voltage                         | V <sub>REG</sub>    | 6 V < V <sub>BB</sub> $\leq$ 7.5 V, I <sub>REG</sub> = 0 to 9 mA                              | 2×V <sub>BB</sub><br>- 2.5 | -    | -     | V     |
|                                             |                     | $5.5 \text{ V} < \text{V}_{\text{BB}} \le 6 \text{ V}, \text{ I}_{\text{REG}} < 8 \text{ mA}$ | 8.5                        | 9.5  | -     | V     |
| Pootstrap Diodo Forward Voltago             | V                   | I <sub>D</sub> = 10 mA                                                                        | 0.4                        | 0.7  | 1.0   | V     |
|                                             | V fBOOT             | I <sub>D</sub> = 100 mA                                                                       | 1.5                        | 2.2  | 2.8   | V     |
| Bootstrap Diode Resistance                  | r <sub>D</sub>      | r <sub>D(100mA)</sub> =<br>(V <sub>fBOOT(150mA)</sub> - V <sub>fBOOT(50mA)</sub> ) / 100 mA   | 6                          | 10   | 20    | Ω     |
| Bootstrap Diode Current Limit               | I <sub>DBOOT</sub>  |                                                                                               | 250                        | 500  | 750   | mA    |
| Top-off Charge Pump Current Limit           | I <sub>TOCPM</sub>  |                                                                                               | -                          | 400  | -     | μA    |
| High-Side Gate Drive Static Load Resistance | R <sub>GSH</sub>    |                                                                                               | 250                        | _    | -     | kΩ    |
| Gate Output Drive                           |                     |                                                                                               |                            |      |       |       |
| Turn-On Time                                | t <sub>r</sub>      | C <sub>LOAD</sub> = 1 nF, 20% to 80%                                                          | -                          | 35   | -     | ns    |
| Turn-Off Time                               | t <sub>f</sub>      | C <sub>LOAD</sub> = 1 nF, 80% to 20%                                                          | -                          | 20   | -     | ns    |
| Pullup On Posistanco                        | Б                   | T <sub>J</sub> = 25°C, I <sub>GHx</sub> = –150 mA                                             | 6                          | 8    | 12    | Ω     |
|                                             | RDS(on)UP           | T <sub>J</sub> = 150°C, I <sub>GHx</sub> = -150 mA                                            | 10                         | 13   | 16    | Ω     |
| Pulldown On Resistance                      | D                   | T <sub>J</sub> = 25°C, I <sub>GLx</sub> = 150 mA                                              | 2                          | 3    | 4     | Ω     |
|                                             | CDS(on)DN           | T <sub>J</sub> = 150°C, I <sub>GLx</sub> = 150 mA                                             | 3                          | 4.5  | 6     | Ω     |
| GHx Output Voltage                          | V <sub>GHX</sub>    | Bootstrap capacitor fully charged                                                             | V <sub>Cx</sub><br>- 0.2   | -    | -     | V     |
| GLx Output Voltage                          | V <sub>GLX</sub>    |                                                                                               | V <sub>REG</sub><br>- 0.2  | _    | _     | V     |
| Turn-Off Propagation Delay <sup>1</sup>     | t <sub>P(off)</sub> | Input change to unloaded gate output change                                                   | 60                         | 90   | 150   | ns    |
| Turn-On Propagation Delay <sup>1</sup>      | t <sub>P(on)</sub>  | Input change to unloaded gate output change                                                   | 60                         | 90   | 150   | ns    |
| Propagation Delay Matching, Phase-to-Phase  | $\Delta t_{PP}$     | Measured between corresponding transition points on two sequential phases                     | -                          | 10   | _     | ns    |
| Propagation Delay Matching, On-to-Off       | $\Delta t_{OO}$     | Measured across one phase                                                                     | -                          | 10   | _     | ns    |

Continued on the next page ...



# ELECTRICAL CHARACTERISTICS (continued) valid at $T_J = -40$ °C to 150 °C, $V_{DD} = 3$ to 5.5 V, $V_{BB} = 5.5$ to 50 V, unless noted otherwise

| Characteristics                                       | Symbol               | Test Conditions                                           | Min.                     | Тур. | Max.                     | Units |
|-------------------------------------------------------|----------------------|-----------------------------------------------------------|--------------------------|------|--------------------------|-------|
|                                                       |                      | RDEAD tied to GND                                         | -                        | 0    | _                        | ns    |
|                                                       |                      | $R_{DEAD} = 3 k\Omega$                                    | -                        | 180  | -                        | ns    |
| Dead Time <sup>1</sup>                                | t <sub>DEAD</sub>    | $R_{\text{DEAD}}$ = 30 k $\Omega$                         | 815                      | 960  | 1110                     | ns    |
|                                                       |                      | R <sub>DEAD</sub> = 240 kΩ                                | -                        | 3.5  | -                        | μs    |
|                                                       |                      | RDEAD tied to VDD                                         | -                        | 6    | -                        | μs    |
| Logic Inputs and Outputs                              |                      |                                                           |                          |      |                          |       |
| FF1 and FF2 Fault Output                              | V <sub>FF(L)</sub>   | I <sub>FF</sub> = 1 mA, fault not present                 | -                        | -    | 0.4                      | V     |
| FF1 and FF2 Fault Output Leakage Current <sup>2</sup> | I <sub>FF(H)</sub>   | V <sub>FF</sub> = 5 V, fault present                      | -1                       | -    | 1                        | μA    |
| RDEAD Input Low Voltage                               | V <sub>DEAD(L)</sub> |                                                           | -                        | -    | 0.2                      | V     |
| RDEAD Current <sup>2</sup>                            | I <sub>DEAD</sub>    | RDEAD = GND                                               | -200                     | -    | -70                      | μA    |
| Input Low Voltage                                     | V <sub>IN(L)</sub>   |                                                           | _                        | -    | 0.3 ×<br>V <sub>DD</sub> | V     |
| Input High Voltage                                    | V <sub>IN(H)</sub>   |                                                           | 0.7 ×<br>V <sub>DD</sub> | -    | -                        | V     |
| Input Hysteresis                                      | V <sub>INhys</sub>   |                                                           | 300                      | 500  | -                        | mV    |
| Input Current (Except RESET and CCEN) <sup>2</sup>    | I <sub>IN</sub>      | $0 V < V_{IN} < V_{DD}$                                   | -1                       | -    | 1                        | μA    |
| Input Pulldown Resistor (RESET and CCEN)              | R <sub>PD</sub>      |                                                           | -                        | 50   | -                        | kΩ    |
| RESET Pulse Time <sup>3</sup>                         | t <sub>RES</sub>     |                                                           | 0.1                      | -    | 3.5                      | μs    |
| RESET Delay <sup>3</sup>                              | t <sub>DR</sub>      |                                                           | -                        | -    | 200                      | ns    |
| FF2 Clock Input High Voltage                          | V <sub>ILC</sub>     |                                                           | -                        | -    | 0.3 ×<br>V <sub>DD</sub> | V     |
| FF2 Clock Input Low Voltage                           | V <sub>IHC</sub>     |                                                           | 0.7 ×<br>V <sub>DD</sub> | -    | -                        | V     |
| FF2 Clock Input Hysteresis                            | V <sub>IChys</sub>   |                                                           | 300                      | 500  | -                        | mV    |
| FF2 Clock Low to Valid Data Delay <sup>3</sup>        | t <sub>DF</sub>      |                                                           | -                        | -    | 100                      | ns    |
| FF2 Clock Low to Fault Reset Delay <sup>3</sup>       | t <sub>RF</sub>      |                                                           | -                        | -    | 100                      | ns    |
| FF2 Clock High Time <sup>3</sup>                      | t <sub>HF</sub>      |                                                           | 500                      | -    | -                        | ns    |
| FF2 Clock Low Time <sup>3</sup>                       | t <sub>LF</sub>      |                                                           | 500                      | -    | -                        | ns    |
| Current Sense Differential Amplifier                  |                      |                                                           |                          |      |                          |       |
| Differential Input Voltage                            | V <sub>ID</sub>      | $V_{ID}$ = CSP – CSN, –1.3 V < $V_{CM}$ < 4 V             | -V <sub>DD</sub>         | -    | V <sub>DD</sub>          | mV    |
| Input Bias Current <sup>2</sup>                       | I <sub>BIAS</sub>    | CSP = CSN = 0 V                                           | -100                     | 0    | 100                      | nA    |
| Input Offset Current <sup>2</sup>                     | I <sub>OS</sub>      | CSP = CSN = 0 V                                           | -100                     | 0    | 100                      | nA    |
| Input Offset Voltage                                  | V <sub>IOS</sub>     | CSP = CSN = 0 V                                           | -10                      | -    | +10                      | mV    |
| Input Offset Voltage Drift                            | $\Delta V_{IOS}$     | CSP = CSN = 0 V                                           | -                        | 10   | _                        | µV/°C |
| Input Common Mode Range                               | CMR                  | CSP = CSN                                                 | -1.5                     | -    | 4                        | V     |
| Open Loop Gain                                        | A <sub>Vopn</sub>    | 40 mV< V <sub>ID</sub> < 175 mV, V <sub>CM</sub> in range | 100                      | -    | _                        | dB    |
| Closed Loop Gain                                      | A <sub>Vclos</sub>   | 40 mV< $V_{ID}$ < 175 mV, $V_{CM}$ in range               | 5                        | _    | _                        | V/V   |

Continued on the next page ...



#### ELECTRICAL CHARACTERISTICS (continued) valid at $T_J = -40^{\circ}$ C to 150°C, $V_{DD} = 3$ to 5.5 V, $V_{BB} = 5.5$ to 50 V, unless noted otherwise

| Characteristics                         | Symbol                 | Test Conditions                                                                                | Min.  | Тур.            | Max.                     | Units             |
|-----------------------------------------|------------------------|------------------------------------------------------------------------------------------------|-------|-----------------|--------------------------|-------------------|
| Small Signal –3 dB Frequency Bandwidth  | BW <sub>G</sub>        | V <sub>ID</sub> = 10 mV <sub>pp</sub> , G = 5 V/V                                              | -     | 1.6             | -                        | MHz               |
| Settling Time                           | t <sub>SETTLE</sub>    | To within 10% of steady state,<br>V <sub>CSOUT</sub> = 1 Vpp square wave                       | -     | 400             | -                        | ns                |
| Output Dynamic Range                    | V <sub>CSOUT</sub>     | –100 μA < Ι <sub>CSOUT</sub> < 100 μA                                                          | 0.1   | -               | V <sub>DD</sub><br>- 0.3 | V                 |
| Output Current Sink                     | I <sub>CSsink</sub>    | V <sub>ID</sub> = -400 mV, V <sub>CSOUT</sub> = 1.5 V                                          | 1     | -               | -                        | mA                |
| Output Current Source                   | I <sub>CSsource</sub>  | V <sub>ID</sub> = 400 mV, V <sub>CSOUT</sub> = 1.5 V                                           | -     | -               | -1                       | mA                |
| VREG Supply Ripple Rejection            | PSRR                   | CSP = CSN = AGND, 0 to 300 kHz                                                                 | -     | 45              | -                        | dB                |
| DC Common Mode Rejection                | CMRR                   | CSP = CSN = 0 to 200 mV step                                                                   | -     | 38              | _                        | dB                |
| AC Common Mode Rejection                | CMRR                   | $V_{CM}$ = 200 mVpp, 0 to 1 MHz                                                                | -     | 28              | _                        | dB                |
| Common Mode Recovery Time               | t <sub>CMrec</sub>     | To within 100 mV of steady state,<br>$V_{CM}$ = +4 V step within CMR                           | -     | 1               | -                        | μs                |
| Output Slew Rate                        | SR                     | 10% to 90%, V <sub>ID</sub> = 0 to 175 mV step                                                 | -     | 20              | _                        | V/µs              |
| Input Overload Recovery                 | t <sub>IDrec</sub>     | To within 10% of steady state,<br>V <sub>ID</sub> = 250 mV to 0 V step                         | -     | 500             | _                        | ns                |
| Protection                              |                        |                                                                                                |       |                 |                          |                   |
| VPEC Linder voltage Leokeut Threehold   | V <sub>REGUVon</sub>   | V <sub>REG</sub> rising                                                                        | 7.5   | 8               | 8.5                      | V                 |
| VREG Undervoltage Lockout Threshold     | V <sub>REGUVoff</sub>  | V <sub>REG</sub> falling                                                                       | 6.75  | 7.25            | 7.75                     | V                 |
| Bootstrap Undervoltage Threshold        | V <sub>BOOTUV</sub>    | Cx with respect to Sx                                                                          | 59    | -               | 69                       | %V <sub>REG</sub> |
| Bootstrap Undervoltage Hysteresis       | V <sub>BOOTUVhys</sub> |                                                                                                | -     | 13              | _                        | %V <sub>REG</sub> |
| VDD Undervoltage Turn-Off Threshold     | V <sub>DDUV</sub>      | V <sub>DD</sub> falling                                                                        | 2.45  | 2.7             | 2.85                     | V                 |
| VDD Undervoltage Hysteresis             | V <sub>DDUVhys</sub>   |                                                                                                | 50    | 100             | 150                      | mV                |
| VDSTH Input Range                       | V <sub>DSTH</sub>      |                                                                                                | 0.1   | -               | 2                        | V                 |
| VDSTH Input Current                     | I <sub>DSTH</sub>      | 0 V < V <sub>DSTH</sub> < 2 V                                                                  | -30   | -10             | -                        | μA                |
| VDRAIN Input Voltage                    | V <sub>DRAIN</sub>     |                                                                                                | 5.5   | V <sub>BB</sub> | 50                       | V                 |
| VDRAIN Input Current                    | I <sub>DRAIN</sub>     | V <sub>DSTH</sub> = 2 V,<br>V <sub>BB</sub> = 12 V, 0 V < V <sub>DRAIN</sub> < V <sub>BB</sub> | -     | _               | 250                      | μA                |
| Object to Opening Three balls Office 14 |                        | High-side on, V <sub>DSTH</sub> ≥ 1 V                                                          | -150  | ±100            | +150                     | mV                |
| Snort-to-Ground Inreshold Offset4       | V <sub>STGO</sub>      | High-side on, V <sub>DSTH</sub> < 1 V                                                          | -150  | ±50             | +150                     | mV                |
| Chart to Dotton Threaded offects        | N                      | Low-side on, V <sub>DSTH</sub> ≥ 1 V                                                           | - 150 | ±100            | +150                     | mV                |
| Short-to-Battery Infeshold Offset       | V <sub>STBO</sub>      | Low-side on, V <sub>DSTH</sub> < 1 V                                                           | -150  | ±50             | +150                     | mV                |
| Overtemperature Fault Flag Threshold    | T <sub>JF</sub>        | Temperature increasing                                                                         | 150   | 170             | -                        | °C                |
| Overtemperature Fault Hysteresis        | T <sub>JFhys</sub>     | Recovery = T <sub>JF</sub> – T <sub>JFhys</sub>                                                | -     | 15              | _                        | °C                |

<sup>1</sup>See Gate Drive Timing diagrams.

<sup>2</sup>For input and output current specifications, negative current is defined as coming out of (sourcing) the specified device pin.

<sup>3</sup>See Fault Output Timing diagram.

<sup>4</sup>As V<sub>Sx</sub> decreases, fault occurs if V<sub>BAT</sub> –V<sub>Sx</sub> > V<sub>STG</sub>. STG threshold, V<sub>STG</sub> = V<sub>DSTH</sub> + V<sub>STGO</sub>. <sup>5</sup>As V<sub>Sx</sub> increases, fault occurs if V<sub>Sx</sub> – V<sub>LSS</sub> > V<sub>STB</sub>. STB threshold, V<sub>STB</sub> = V<sub>DSTH</sub>+V<sub>STBO</sub>.



**Timing Diagrams** 



(A) Gate Drive Timing, Phase Control Inputs















# **Functional Description**

The A4935 is a three-phase MOSFET driver (pre-driver) with separate supplies for the logic, and for the analog and drive sections. This permits operation with a regulated logic supply from 3 to 5.5 V and with an unregulated main supply of 5.5 to 50 V.

The six high current gate drives are capable of driving a wide range of N-channel power MOSFETs, and are configured as three high-side drives and three low-side drives. Each drive can be controlled with a logic level input compatible with 3.3 or 5 V logic. The A4935 provides all the necessary circuits to ensure that the gate-source voltage of both high-side and low-side external FETs are above 10 V, at supply voltages down to 7 V. For extreme battery voltage drop conditions, correct functional operation is guaranteed at supply voltages down to 5.5 V, but with a reduced gate drive voltage.

The control inputs to the A4935 provide a very flexible solution for many motor control applications. For full sinusoidal excitation, each phase can be driven with an independent PWM signal. For less complex drive solutions, the two PWM inputs, PWML and PWMH, allow simple high-side, low-side, or fast-decay control with a single PWM signal.

A current sense amplifier allows motor current to be sensed by a low-value sense resistor in the ground connection to the power bridge.

The A4935 includes a number of protection features against undervoltage, overtemperature, and power bridge faults. Fault states enable responses by the device or by the external controller, depending on the fault condition and logic settings. Two fault flag outputs, FF1 and FF2, are provided to signal detected faults to an external controller. Diagnostics include an internal fault register, which can be accessed by serial read out using the fault flag pins.

# **Power Supplies**

Two power supply voltages are required, one for the logic interface and one for the analog and output drive sections. Both supplies should be decoupled with ceramic capacitors connected close to the supply and ground pins.

The logic supply, connected to VDD, allows the flexibility of a 3.3 or 5 V logic interface. The main power supply should be connected to VBB through a reverse voltage protection circuit. The A4935 operates within specified parameters with a VBB supply from 5.5 to 50 V. This provides a very rugged solution for use in

the harsh automotive environment.

### Gate Drives

The A4935 is designed to drive external, low on-resistance, power N-channel MOSFETs. It supplies the large transient currents necessary to quickly charge and discharge the external FET gate capacitance in order to reduce dissipation in the external FET during switching. The charge and discharge rate can be controlled using an external resistor in series with the connection to the gate of the FET.

**Gate Drive Voltage Regulation** The gate drives are powered by an internal regulator which limits the supply to the drives and therefore the maximum gate voltage. When the  $V_{BB}$  supply greater than about 16 V, the regulator is a simple linear regulator. Below 16 V, the regulated supply is maintained by a charge pump boost converter, which requires a pump capacitor connected between the CP1 and CP2 pins. This capacitor must have a minimum value of 220 nF, and is typically 470 nF.

The regulated voltage, nominally 13 V, is available on the VREG pin. A sufficiently large storage capacitor must be connected to this pin to provide the transient charging current to the low-side drives and the bootstrap capacitors.

**Top-off Charge Pump** An additional top-off charge pump is provided for each phase. The charge pumps allow the high-side drives to maintain the gate voltage on the external FETs indefinitely, ensuring so-called 100% PWM if required. This is a low current trickle charge pump, and is operated only after a high-side FET has been signaled to turn on. The floating high-side gate drive requires a small bias current (<20  $\mu$ A) to maintain the highlevel output. Without the top-off charge pump, this bias current would be drawn from the bootstrap capacitor through the Cx pin. The charge pump provides sufficient current to ensure that the bootstrap voltage and thereby the gate-source voltage is maintained at the necessary level.

Note that the charge required for initial turn-on of the high-side gate is always supplied by the bootstrap capacitor. If the bootstrap capacitor becomes discharged, the top-off charge pump will not provide sufficient current to allow the FET to turn on.



In some applications a safety resistor is added between the gate and source of each FET in the bridge. When a high-side FET is held in the on-state, the current through the associated high-side gate-source resistor ( $R_{\rm GSH}$ ) is provided by the high-side drive and therefore appears as a static resistive load on the top-off charge pump. The minimum value of  $R_{\rm GSH}$  for which the top-off charge pump can provide current is shown in the Electrical Characteristics table.

**GLA, GLB, and GLC Pins** These are the low-side gate drive outputs for the external N-channel MOSFETs. External resistors between the gate drive output and the gate connection to the FET (as close as possible to the FET) can be used to control the slew rate seen at the gate, thereby providing some control of the di/dt and dv/dt of the SA, SB, and SC outputs. GLx going high turns on the upper half of the drive, sourcing current to the gate of the lowside FET in the external power bridge, turning it on. GLx going low turns on the lower half of the drive, sinking current from the external FET gate circuit to the LSS pin, turning off the FET.

**SA, SB, and SC Pins** Directly connected to the motor, these terminals sense the voltages switched across the load. These terminals are also connected to the negative side of the bootstrap capacitors and are the negative supply connections for the floating high-side drives. The discharge current from the high-side FET gate capacitance flows through these connections, which should have low impedance circuit connections to the FET bridge.

**GHA, GHB, and GHC Pins** These terminals are the high-side gate drive outputs for the external N-channel FETs. External resistors between the gate drive output and the gate connection to the FET (as close as possible to the FET) can be used to control the slew rate seen at the gate, thereby controlling the di/dt and dv/dt of the SA, SB, and SC outputs. GHx going high turns on the upper half of the drive, sourcing current to the gate of the high-side FET in the external motor-driving bridge, turning it on. GHx going low turns on the lower half of the drive, sinking current from the external FET gate circuit to the corresponding Sx pin, turning off the FET.

**CA, CB, and CC Pins** These are the high-side connections for the bootstrap capacitors and are the positive supply for the high-side gate drives. The bootstrap capacitors are charged to approximately  $V_{REG}$  when the associated output Sx terminal is low. When the Sx output swings high, the charge on the bootstrap capacitor causes the voltage at the corresponding Cx terminal to rise with the output to provide the boosted gate voltage needed for the high-side FETs. **LSS Pin** This is the low-side return path for discharge of the capacitance on the FET gates. It should be tied directly to the common sources of the low-side external FETs through an independent low impedance connection.

**RDEAD Pin** This pin controls internal generation of dead time during FET switching.

- When a resistor greater than 3 k $\Omega$  is connected between RDEAD and AGND, cross-conduction is prevented by the gate drive circuits, which introduce a dead time,  $t_{DEAD}$ , between switching one FET off and the complementary FET on. The dead time is derived from the resistor value connected between the RDEAD and AGND pins.
- When RDEAD is connected directly to VDD, cross-conduction is prevented by the gate drive circuits. In this case,  $t_{DEAD}$  defaults to a value of 6  $\mu$ s typical.
- When RDEAD is connected directly to AGND, internal dead time generation is disabled. This allows dead times of any duration to be determined by the external controller through the relative timing of the phase logic control inputs, xHI and xLO. Note that when using an external controller to determine the dead time, care must be taken to ensure that unintentional shorts across the supply are avoided.

# Logic Control Inputs

Low voltage-level digital inputs provide control for the gate drives. The input logic is shown in Table 1.

These logic inputs can be driven from either 3.3 or 5 V logic. All have a nominal hysteresis of 500 mV to improve noise performance.

**AHI, BHI, CHI, ALO, BLO, and CLO Pins** These are the phase control inputs. The xHI inputs control the high-side drives and the xLO inputs control the low-side drives. Internal lockout logic ensures that the high-side output drive and low-side output drive cannot be active simultaneously, except when RDEAD is connected to AGND and at the same time CCEN is set high, as described in the CCEN pin section.

**PWMH and PWML Pins** These inputs can be used to externally control motor torque and speed.

• Setting PWMH low turns off active high-side drives and turns on the complementary low-side drives. This provides highside-chopped slow-decay PWM with synchronous rectification.



- Setting PWML low turns off active low-side drives and turns on the complementary high-side drives. This provides low-side– chopped slow-decay PWM with synchronous rectification.
- PWMH and PWML may also be connected together and driven with a single PWM signal. This provides fast-decay PWM with synchronous rectification.

**COAST Pin** An active-low input, which forces low all gate drive outputs, GHx and GLx, and turns off all external FETs. This can be used to protect the FETs and the motor in the case of a short circuit. Using COAST does not clear any faults, so the fault flags can still be decoded and the fault register data word can be read. Because COAST turns off all the external FETs, it can also be used to provide fast-decay PWM without synchronous rectification.

**RESET Pin** This is an active-low input, and when active it allows the A4935 to enter sleep mode. When RESET is held low for longer than the reset pulse time,  $t_{RES}$ , the regulator and all internal circuitry are disabled and the A4935 enters sleep mode. During sleep mode, current consumption from the VBB and VDD supplies is reduced to a minimal level. In addition, latched faults and the corresponding fault flags are cleared. When the A4935 is coming out of sleep mode, the protection logic ensures that the gate drive outputs are off until the charge pump reaches its

correct operating condition. The charge pump stabilizes in approximately 3 ms under nominal conditions.

RESET can be used also to clear latched fault flags without entering sleep mode. To do so, hold RESET low for less then the reset pulse time,  $t_{RES}$ . This clears any latched fault that disables the outputs, such as short circuit detection or bootstrap capacitor undervoltage, and also clears the fault register.

Note that the A4935 can be configured to start without any external logic input. To do so, pull up the RESET pin to  $V_{BB}$  by means of an external resistor. The resistor value should be between 20 and 33 k $\Omega$ .

**CCEN Pin** This input provides an override to allow both the highside and the low-side external FETs of any phase to be active at the same time, enabling cross-conduction. As an extra level of safety, cross-conduction can only occur when RDEAD is tied to AGND and CCEN is set high. If the CCEN input is inadvertently disconnected from the controller, an internal pull-down resistor ensures that the outputs revert to a safe condition.

**ESF Pin** This is the Enable Stop on Fault input. It determines the action that is taken when certain faults are detected. See the Fault Protection and Diagnostics section for details.

| Inputs |       |      |       |      |      |     |     | Outputs | ;   | Comment |                                         |
|--------|-------|------|-------|------|------|-----|-----|---------|-----|---------|-----------------------------------------|
| RDEAD  | RESET | CCEN | COAST | PWMH | PWML | xHI | xLO | GHx     | GLx | Sx      | Comment                                 |
| x      | 1     | х    | х     | х    | х    | 0   | 0   | L       | L   | Z       | Phase disabled                          |
| x      | 1     | х    | 1     | 1    | 1    | 0   | 1   | L       | Н   | LS      | Phase sinking                           |
| x      | 1     | х    | 1     | 1    | 1    | 1   | 0   | н       | L   | HS      | Phase sourcing                          |
| >0.2 V | 1     | х    | х     | х    | х    | 1   | 1   | L       | L   | Z       | Phase disabled                          |
| х      | 1     | х    | 1     | 0    | 1    | 0   | 1   | L       | Н   | LS      | Sink; high-side PWM on other phases     |
| х      | 1     | х    | 1     | 0    | 1    | 1   | 0   | L       | Н   | LS      | Slow decay, SR; low-side recirculation  |
| x      | 1     | х    | 1     | 1    | 0    | 0   | 1   | н       | L   | HS      | Slow decay, SR; high-side recirculation |
| x      | 1     | х    | 1     | 1    | 0    | 1   | 0   | Н       | L   | HS      | Source; low-side PWM on other phases    |
| х      | 1     | х    | 1     | 0    | 0    | 0   | 1   | Н       | L   | HS      | Fast decay, SR                          |
| х      | 1     | х    | 1     | 0    | 0    | 1   | 0   | L       | Н   | LS      | Fast decay, SR                          |
| AGND   | 1     | х    | 1     | 1    | 0    | 1   | 1   | н       | L   | HS      | Slow decay, SR; high-side recirculation |
| AGND   | 1     | х    | 1     | 0    | 1    | 1   | 1   | L       | Н   | LS      | Slow decay, SR; low-side recirculation  |
| х      | 0     | х    | х     | х    | х    | х   | х   | Z       | Ζ   | Ζ       | Low power shutdown                      |
| x      | 1     | х    | 0     | х    | х    | х   | х   | L       | L   | Ζ       | Coast                                   |
| AGND   | 1     | 0    | 1     | 1    | 1    | 1   | 1   | L       | L   | Z       | Phase disabled                          |
| AGND   | 1     | 1    | 1     | 1    | 1    | 1   | 1   | н       | Н   | U       | Cross-conduction                        |

#### Table 1: Phase Control Truth Table

x = don't care, HS = high-side FET active, LS = low-side FET active, Z = high impedance, both FETs off, U = undefined, SR = synchronous rectification



10

#### **Current Sense Amplifier**

An uncommitted differential sense amplifier is provided to allow the use of either low value sense resistors or a current shunt as the current sensing element. The input common mode range, CMR, allows the below-ground current sensing typically required in PWM motor control during switching transients.

Input is on the CSN and CSP pins. The output of the sense amplifier is available at CSOUT and can be used in a peak current control system.

The gain of the sense amplifier is set using external input and feedback resistors. The gain must be set to be greater than the specified minimum to ensure stability. Typically the gain will be set between 5 and 50 V/V. Output offset can also be added using external resistors. Examples of setting the sense amplifier gain and offset are provided in the Applications Information section.

### Diagnostics

Several diagnostic features are integrated into the A4935 to provide indication of fault conditions and, if required, take action to prevent permanent damage. In addition to system wide faults such as undervoltage and overtemperature, the A4935 integrates individual drain-source monitors for each external FET, to provide short circuit detection. When a short or undervoltage fault is being reported, detailed fault information can be read from the fault outputs as a serial data word.

### Diagnostic Management Pins

**ESF Pin** This pin (Enable Stop on Fault) determines the action taken when a short circuit or overtemperature fault is detected. It does not affect undervoltage fault condition actions.

When ESF is set to logic high, any short circuit or overtemperature fault condition will pull all the gate drive outputs low and coast the motor. For short faults, this disabled state will be latched until RESET goes low or a serial read is completed.

When ESF is set to logic low, under most conditions the A4935 will not disrupt normal operation and therefore will not protect the drive circuit or motor from damage. This is the case even though the fault flags are set. This allows the actions taken to be controlled externally by the system control circuits. To prevent

damage to components, the external controller can take low the COAST input or all of the xHi and xLO phase control inputs.

**VDSTH Pin** Faults on the external FETs are determined by measuring the drain-source voltage,  $V_{DS}$ , of each active FET and comparing it to the threshold voltage applied to the VDSTH input,  $V_{DSTH}$ . To avoid false fault detection during switching transients, the comparison is delayed by an internal blanking timer.

**VDRAIN** This is a low-current sense input from the top of the external FET bridge. This input allows accurate measurement of the voltage at the drain of the high-side FETs. It should be connected directly to the common connection point for the drains of the power bridge FETs at the positive supply connection point. The input current to the VDRAIN pin is proportional to the voltage on the VDSTH pin and can be approximated by:

$$I_{\rm VDRAIN} = 72 \times V_{\rm DSTH} + 52 ,$$

where  $I_{VDRAIN}$  is the current into the VDRAIN pin, in  $\mu A$ , and  $V_{DSTH}$  is the voltage on the VDSTH pin, in V.

**FF1 and FF2 Pins** are open drain output fault flags, which indicate fault conditions by their state, as shown in Table 2. In the event that two or more faults are detected simultaneously, the state of the fault flags will be determined by a logical OR of the flag states for all detected faults.

| Flag State |     |                        | Disable    | Outputs*    | Flog        |  |  |
|------------|-----|------------------------|------------|-------------|-------------|--|--|
| FF1        | FF2 | Fault Description      | ESF<br>Low | ESF<br>High | Latched     |  |  |
| 0          | 0   | No fault               | No         | No          | -           |  |  |
| 0          | 1   | Short-to-ground        | No         | Yes         | If ESF high |  |  |
| 0          | 1   | Short-to-supply        | No         | Yes         | If ESF high |  |  |
| 0          | 1   | Shorted load           | No         | Yes         | If ESF high |  |  |
| 1          | 0   | Overtemperature        | No         | Yes         | No          |  |  |
| 1          | 1   | VDD undervoltage       | Yes        | Yes         | No          |  |  |
| 1          | 1   | VREG undervoltage      | Yes        | Yes         | No          |  |  |
| 1          | 1   | Bootstrap undervoltage | Yes        | Yes         | Yes         |  |  |
|            |     |                        |            |             |             |  |  |

#### **Table 2: Fault Definitions**

\*Yes indicates all gate drives low, and all FETs off.

When ESF is high, short faults will always cause the fault flags to be latched. When ESF is low, a short fault will only be flagged when the fault is present, and the flag state will not be latched. This provides additional diagnostics flexibility during FET



switching. Any short faults detected will always be latched in the fault register.

When a short or undervoltage fault is present, a clock can be applied to FF2 and detailed fault information can be read from FF1 as a serial word. This can be used to determine on which of the six external FETs a short is being detected, or which of the monitored voltages have gone below their undervoltage threshold level. Fault register serial access operation is detailed in the Fault Register Serial Access section.

### Fault States

**Overtemperature** If the junction temperature exceeds the overtemperature threshold, typically 165°C, the A4935 will enter the overtemperature fault state and FF1 will go high. The overtemperature fault state, and FF1, will only be cleared when the temperature drops below the recovery level defined by  $T_{JF} - T_{JFhys}$ . Note that an overtemperature fault does not permit access to the fault register because FF2 is pulled low.

If ESF is set high when an overtemperature is detected, the outputs will be disabled automatically while the fault state is present. If ESF is set low, then no circuitry will be disabled. In this case external control circuits must take action to limit the power dissipation in some way so as to prevent overtemperature damage to the chip and unpredictable device operation.

**VREG Undervoltage** VREG supplies the low-side gate driver and the bootstrap charge current. It is critical to ensure that the voltages are sufficiently high before enabling any of the outputs. If the voltage at VREG,  $V_{REG}$ , drops below the falling VREG undervoltage lockout threshold,  $V_{REGUVoff}$ , then the A4935 will enter the VREG undervoltage fault state. In this fault state, both FF1 and FF2 will be high, and the outputs will be disabled. The VREG undervoltage fault state and the fault flags will be cleared when  $V_{REG}$  rises above the rising VREG undervoltage lockout threshold,  $V_{REGUVon}$ .

The VREG undervoltage monitor circuit is active during power-up, and the A4935 remains in the VREG undervoltage fault state until  $V_{REG}$  is greater than the rising VREG undervoltage lockout threshold,  $V_{REGUVon}$ . Any time the A4935 enters the VREG undervoltage fault state, bit 7 in the fault register will be set and will remain set until cleared by a register reset (see the Fault Register Serial Access section).

**Bootstrap Capacitor Undervoltage** The A4935 monitors the voltage across the individual bootstrap capacitors to ensure they have sufficient charge to supply the current pulse for the high-side drive. Before a high-side drive can be turned on, the voltage across the associated bootstrap capacitor must be higher than the turn-on voltage limit. If this is not the case, then the A4935 will start a bootstrap charge cycle by activating the complementary low-side drive. Under normal circumstances, this will charge the bootstrap capacitor above the turn-on voltage in a few microseconds and the high-side drive will then be enabled.

The bootstrap voltage monitor remains active while the high-side drive is active and if the voltage drops below the turn-off voltage a charge cycle is initiated.

In either case, if there is a fault that prevents the bootstrap capacitor charging, then the charge cycle will timeout, the fault flags (indicating an undervoltage) will be set, and the outputs will be disabled. In addition, the appropriate bit in the fault register will be set. This allows the specific phase giving the bootstrap undervoltage to be determined by reading the serial data word.

The bootstrap undervoltage fault state remains latched until RESET is set low or a serial read of the fault register is completed.

**VDD Undervoltage** The logic supply voltage at VDD is monitored to ensure correct logical operation. If an undervoltage on VDD is detected, the outputs will be disabled. In addition, because the state of other reported faults cannot be guaranteed, all fault states, fault flags, and the fault register are reset and replaced by the fault flags corresponding to a VDD undervoltage fault state. For example, a VDD undervoltage will reset an existing short circuit fault condition and replace it with a VDD undervoltage fault. When the VDD undervoltage condition is removed, all flags will be cleared and the outputs enabled.

**Short Fault Operation** Shorts in the power bridge are determined by monitoring the drain-souce voltage,  $V_{DS}$ , of each active FET and comparing it to the fault threshold voltage at the VDSTH pin. Because power MOSFETs take a finite time to reach the rated on-resistance, the measured drain-source voltages will show a fault as the phase switches. To avoid such false short fault detections,



the output from the comparators are ignored under two conditions:

- while the external FET is off, and
- until the end of the period, referred to as the *fault blank time*, after the FET is turned on.

When the FET is turned on, if the drain-source voltage exceeds the voltage at the VDSTH pin at any time after the fault blank time, then a short fault will be detected. If also ESF is set high, then this fault will be latched and the FET disabled until reset.

In some applications, the fault blank time may be insufficient to avoid detecting false faults during the switching time of the external FET. In these cases, the external controller driving the A4935 may be used to determine the correct fault condition by setting ESF low. This will prevent latching of the fault flag when a short fault is detected, and will not disable the FET. With ESF low, FF2 will remain high only while the measured  $V_{\rm DS}$  exceeds the fault threshold. The external controller can then monitor the fault flags and use its own timers to validate a fault condition.

Note that any fault thus detected by the A4935 will still be latched in the fault register and remain there until cleared.

When ESF is set low, the external FETs are not disabled by the A4935 when a short fault is detected. To avoid permanent damage to the external FETs or to the motor under this condition, the A4935 can either be fully disabled by the RESET input or all FETs can be switched off by pulling low the COAST input or all the phase control inputs.

**Short to Supply** A short from any of the motor phase connections to the battery or VBB connection is detected by monitoring the voltage across the low-side FETs in each phase, using the appropriate Sx pin and the LSS pin. This drain-source voltage,  $V_{DS}$ , is continuously compared to the voltage on the VDSTH pin. The result of this comparison is ignored if the FET is not active. It is ignored also for one fault blank time interval after the FET is turned on. If, when the comparator is not being ignored, its output indicates that  $V_{DS}$  exceeds the voltage at the VDSTH pin, then FF2 will be high. If also ESF is set high, then FF2 will be latched high and the outputs will be disabled. Alternatively, if also ESF is set low, then the output of the comparator indicates that  $V_{DS}$  exceeds the vDSTH pin.

**Short to Ground** A short from any of the motor phase connections to ground is detected by monitoring the voltage across the high-side FETs in each phase, using the appropriate Sx pin and the voltage at VDRAIN. This drain-source voltage,  $V_{DS}$ , is continuously compared to the voltage on the VDSTH pin. The result of this comparison is ignored if the FET is not active. It is ignored also for one fault blank time interval after the FET is turned on. If, when the comparator is not being ignored, its output indicates that  $V_{DS}$  exceeds the voltage at the VDSTH pin, FF2 will be high. If also ESF is set high, FF2 will be latched high and the outputs will be disabled and FF2 will only be high while the output of the comparator indicates that  $V_{DS}$  exceeds the voltage at the VDSTH pin the output so the disabled and FF2 will only be high while the output of the comparator indicates that  $V_{DS}$  exceeds the voltage at the VDSTH pin.

**Shorted Load** The short-to-ground and short-to-supply monitor circuits will also detect a short across a motor phase winding. In most cases, a shorted winding will be indicated by a high-side and low-side fault being detected at the same time. In some cases the relative impedances may permit only one of the shorts to be detected.

# Differentiating Short Fault Conditions

The distinction between short-to-ground, short-to-supply, and shorted load can only be made by examining the contents of the fault register. It is not possible to determine where a short fault has occurred when using the state of the fault flags, FF1 and FF2, alone. The flag combination FF1 low and FF2 high simply indicates the presence of a probable short circuit.

As described above, shorts are detected by monitoring the drainsource voltage,  $V_{DS}$ , of each of the six FETs in the power bridge. The different short fault conditions are defined as follows:

- A short-to-ground is likely to be present if the  $V_{DS}$  of any active high-side FET is greater than the threshold defined by VDSTH (fault bits AH, BH, or CH = 1)
- A short-to-supply is likely to be present if the  $V_{DS}$  of any active low-side FET is greater than the threshold defined by VDSTH (fault bits AL, BL, or CL = 1)
- A shorted load or phase is likely to be present if, at the same time, the  $V_{DS}$  of an active high-side and an active low-side are both greater than the threshold defined by VDSTH.



# Fault Register

All undervoltage and short faults are recorded in a 10-bit fault register as defined in Table 3. The fault register accumulates all detected faults until cleared by setting RESET low, by cycling the power off and on, or by reading the contents. The contents will also be cleared if a VDD undervoltage fault is detected. During a VDD undervoltage fault condition, both fault flags will be high but all the bits in the fault register will be reset.

| Bit | Position | Function                                   |
|-----|----------|--------------------------------------------|
| AH  | First    | $V_{DS}$ exceeded on A phase high-side FET |
| BH  | 2        | $V_{DS}$ exceeded on B phase high-side FET |
| СН  | 3        | $V_{DS}$ exceeded on C phase high-side FET |
| AL  | 4        | $V_{DS}$ exceeded on A phase low-side FET  |
| BL  | 5        | $V_{DS}$ exceeded on B phase low-side FET  |
| CL  | 6        | $V_{DS}$ exceeded on C phase low-side FET  |
| VR  | 7        | Undervoltage detected on VREG              |
| VA  | 8        | Bootstrap undervoltage detected on phase A |
| VB  | 9        | Bootstrap undervoltage detected on phase B |
| VC  | Last     | Bootstrap undervoltage detected on phase C |

The contents of the fault register can be read serially from the FF1 pin by applying a clock signal to the FF2 pin during an undervoltage or short fault state.

The fault flag pins, FF1 and FF2, are open drain outputs and passively pulled high when a fault is present. This makes it possible to drive one or both of these fault pins from an external source during a fault condition, when the A4935 is not pulling the pin low. FF2 can thus be used as a clock input to shift out the fault status register, bit-by-bit, on the other fault flag, FF1.

When FF2 is being pulled low by the A4935, either when no fault is present or when an overtemperature fault is present, then no serial access is possible. The fault status register can be accessed only when FF2 goes high. This occurs when either a short or an undervoltage fault has been detected.

# Faut Register Serial Access

To access the fault register, FF1 and FF2 must be monitored by an external controller. If FF2 goes high and FF1 remains low, then a short has been detected. If FF1 and FF2 go high together, then an under voltage has been detected. In either case, the sequence for reading the contents of the fault register is:

- 1. The external controller takes any necessary additional action to protect the FETs.
- 2. The external controller pulls FF2 low.
- 3. The A4935 outputs on FF1 the fault register first bit, AH.
- 4. The external controller reads the fault bit, and then cycles FF2 high then low for the next bit, BH.
- 5. Steps 3 and 4 alternate until all of the 10 bits in the fault register have been read out.
- 6. After the final bit, VC, is output, the external controller cycles FF2 high then low.
- 7. The A4935 resets the fault register and pulls FF1 and FF2 low to indicate no fault present.
- 8. The external controller releases FF2.

The basic sequence for the three possible states of FF1 and FF2 are shown in Figure 1.

At the end of the serial transfer, on the last high-to-low transition input to FF2, the fault register and the fault flags are reset. However, it is possible that one of the three unlatched fault conditions, VREG undervoltage, VDD undervoltage, or overtemperature, is still present. In this case the fault flags will immediately show the fault status.

# Resetting the VR Bit

At power-up, on coming out of reset, or after a VDD or VREG undervoltage fault, it is possible that the fault flags and fault register will have cleared but the VR bit in the fault register remains set. This would happen if, when a power-on-reset occurred,  $V_{REG}$  had not yet risen beyond the undervoltage threshold level,  $V_{REGUVon}$ . Although VREG undervoltage fault state is not latched and the fault flags are cleared when the fault is removed, the VR bit in the fault register is latched and may remain set after the power-on-reset. For this reason it is recommended, when the serial fault register is to be used, to perform a reset by taking the RESET pin low for less than the reset pulse time,  $t_{RES}$ , after the A4935 is powered-up and all fault flags are clear (FF1 and FF2 are low).





Figure 1: Fault Flag Sequence Diagrams



# **Applications Information**

#### **Power Bridge Management Using PWM Control**

The A4935 provides individual high-side and low-side controls for each phase, plus two PWM control signals and a coast control. This allows a wide variety of 3-phase bridge control schemes to be implemented.

For advanced schemes using sinusoidal current control, each FET in the 3-phase bridge can be controlled individually without using the PWM and COAST inputs. This requires a higher performance external controller, with a PWM output for each phase. If full external control over dead time is required, then six PWM outputs will be required, one for each FET in the bridge. In this type of system, the external controller has full control over the current-decay method, load current recirculation paths, braking, and coasting.

Figure 2A shows an example of the paths of the bridge and load currents when each phase is controlled directly. The PWM inputs PWMH and PWML are both tied high and COAST is tied high. In this case the high-side FETs are switched off during the current decay time (PWM off-time) and load current recirculates through the low-side FETs. This is commonly referred to as high-side chopping or high-side PWM. During the PWM off-time, the complementary FETs are turned on, to short the body diode and provide synchronous rectification.

Figure 2A shows one combination of phase states, and the same principal applies to any of the possible phase states. This principal also applies when the low-side FETs are turned off during the PWM off-time and the load current recirculates through the high side FETs, as shown in Figure 2B.

For less complex control schemes, for example where simple block commutation is used, it is possible to control the bridge with three logic signals (one for each phase) and a single PWM signal. Figure 2C shows an example of 2-phase excitation with high-side PWM, as commonly used in a block commutation scheme. The PWMH input is used to modulate the phase currents and PWML is held high. During the PWM off-time, the active high-side FET is turned off and the complementary low-side FET is turned on. Note that the phase control signals in this case do not change and all PWM switching, for any phase combination, is managed by a single PWM signal. For low-side PWM, PWMH is held high and the PWM signal is applied to PWML.

By tying PWMH and PWML together and applying a PWM signal to them, the load current can be controlled using fast decay by effectively reversing the supply polarity. This feature operates



(A) Slow decay, synchronous rectification, high-side PWM using phase inputs







(C) Slow decay, synchronous rectification, high-side PWM using PWMx inputs

Figure 2: Power Bridge Current Paths



with either 2-phase or 3-phase excitation. When using fast decay, a PWM duty cycle of 50% results in zero effective motor torque. A duty cycle of less than 50% causes negative effective torque, and greater than 50% causes positive effective torque.

To reduce power dissipation in the external FETs, the A4935 can be instructed to turn on the appropriate low-side and high-side drives during the load current recirculation PWM off-cycle. This synchronous rectification allows current to flow through the selected FETs, rather than the source-drain body diode, during the decay time. The body diodes of the recirculating power FETs conduct only during the dead time that occurs at each PWM transition.

#### **Dead Time**

To prevent cross-conduction (shoot through) in any phase of the power FET bridge, it is necessary to have a dead time delay,  $t_{DEAD}$ , between a high- or low-side turn-off and the next complementary turn-on event. The potential for cross-conduction occurs when any complementary high-side and low-side pair of FETs are switched at the same time; for example, when using synchronous rectification or after a bootstrap capacitor charging cycle. In the A4935, the dead time for all three phases is set by a single deadtime resistor ( $R_{DEAD}$ ) between the RDEAD and AGND pins.

For  $R_{DEAD}$  values between 3 k $\Omega$  and 240 k $\Omega$ , at 25°C the nominal value of  $t_{DEAD}$  in ns can be approximated by:

$$t_{\text{DEAD}}(\text{nom}) = 50 + \frac{7200}{1.2 + (200 / R_{\text{DEAD}})}$$
, (1)

where  $R_{DEAD}$  is in k $\Omega$ . Greatest accuracy is obtained for values of  $R_{DEAD}$  between 6 and 60 k $\Omega$ , which are shown in Figure 3.

The I<sub>DEAD</sub> current can be estimated by:

$$I_{\rm DEAD} = \frac{1.2}{R_{\rm DEAD}} \quad . \tag{2}$$

If the dead time is to be generated externally, for example by the PWM output of a microcontroller, then connect the RDEAD pin to the AGND pin to set the internally-generated dead time to zero. Note that this configuration can allow cross-conduction, and appropriate care should be taken, as described in the Cross-Conduction section. The maximum internally-generated dead time, 6 µs typical, can be set by connecting the RDEAD and VDD pins. The choice of power FET and external series gate resistance determine the selection of the dead-time resistor,  $R_{DEAD}$ . The dead time should be long enough to ensure that one FET in a phase has stopped conducting before the complementary FET starts conducting. This should also take into account the tolerance and variation of the FET gate capacitance, the series gate resistance, and the on-resistance of the A4935 internal drives.

Internally-generated dead time will be present only if the on-command for one FET occurs within  $t_{DEAD}$  after the off-command for its complementary FET. In the case where one side of a phase drive is permanently off, for example when using diode rectification with slow decay, then the dead time will not occur. In this case the gate drive will turn on within the specified propagation delay after the corresponding phase input goes high. (Refer to the Gate Drive Timing diagrams.)

### Fault Blank Time

To avoid false short fault detection, the output from the VDS monitor for any FET is ignored when that FET is off and for a period of time after it is turned on. This period of time is the fault blank time. Its length is the dead time,  $t_{DEAD}$ , plus an additional period of time that compensates for the delay in the  $V_{DS}$  monitors. This additional delay is typically 300 to 600 ns. When  $t_{DEAD}$ 



Figure 3. Dead Time versus R<sub>DEAD</sub>



is set to zero by connecting RDEAD to AGND, the fault blank time typically defaults to 2  $\mu s.$ 

#### **Cross-Conduction**

In some circumstances it is desirable to allow activation of both high-side and low-side FETs in a single phase of the power bridge. This can be used, with care, to reduce diode conduction during synchronous rectification, which improves overall efficiency and reduces electromagnetic emissions.

This mode of operation is also useful for independently controlling each phase of a VR motor or to turn on all high-side and lowside FETs together, to cause a supply short circuit for blowing a safety fuse.

Cross-conduction can occur only when the internally-generated dead time is set to zero by connecting RDEAD to AGND and, at the same time, CCEN is high. If zero internally-generated dead time is required, but cross-conduction is to be prevented, then CCEN can be tied to AGND. When the dead time is set to zero it is still possible for some overlap to be present at the switching instants due to the relative switching time of the FETs.

#### **Bootstrap Capacitor Selection**

The bootstrap capacitors,  $C_{BOOTx}$ , must be correctly selected to ensure proper operation of the A4935. If the capacitances are too high, time will be wasted charging the capacitor, resulting in a limit on the maximum duty cycle and the PWM frequency. If the capacitances are too low, there can be a large voltage drop at the time the charge is transferred from  $C_{BOOTx}$  to the FET gate, due to charge sharing.

To keep this voltage drop small, the charge in the bootstrap capacitor,  $Q_{BOOT}$ , should be much larger than the charge required by the gate of the FET,  $Q_{GATE}$ . A factor of 20 is a reasonable value, and the following formula can be used to calculate the value for  $C_{BOOT}$ :

$$Q_{\text{BOOT}} = C_{\text{BOOT}} \times V_{\text{BOOT}} = Q_{\text{GATE}} \times 20$$
,

therefore:

$$C_{\rm BOOT} = \frac{Q_{\rm GATE} \times 20}{V_{\rm BOOT}} \quad , \tag{3}$$

where  $V_{\text{BOOT}}$  is the voltage across the bootstrap capacitor.

The voltage drop across the bootstrap capacitor as the FET is being turned on,  $\Delta V$ , can be approximated by:

$$\Delta V \approx \frac{Q_{\text{GATE}}}{C_{\text{BOOT}}} \quad . \tag{4}$$

So, for a factor of 20,  $\Delta V$  would be approximately 5% of  $V_{BOOT}$ .

The maximum voltage across the bootstrap capacitor under normal operating conditions is  $V_{REG}(max)$ . However, in some circumstances the voltage may transiently reach 18 V, the clamp voltage of the Zener diodes between the Cx and Sx pins. In most applications, with a good ceramic capacitor the working voltage can be limited to 16 V.

### **Bootstrap Charging**

It is good practice to ensure the high-side bootstrap capacitor is completely charged before a high-side PWM cycle is requested. The time required to charge the capacitor,  $t_{CHARGE}$  (µs), is approximated by:

$$t_{\text{CHARGE}} = \frac{C_{\text{BOOT}} \times \Delta V}{100} \quad , \tag{5}$$

where  $C_{BOOT}$  is the value of the bootstrap capacitor, in nF, and  $\Delta V$  is the required voltage of the bootstrap capacitor.

At power-up and when the drives have been disabled for a long time, the bootstrap capacitor can be completely discharged. In this case  $\Delta V$  can be considered to be the full high-side drive voltage, 12 V. Otherwise,  $\Delta V$  is the amount of voltage dropped during the charge transfer, which should be 400 mV or less. The capacitor is charged whenever the Sx pin is pulled low and current flows from VREG through the internal bootstrap diode circuit to C<sub>BOOT</sub>.

#### **Bootstrap Charge Management**

The A4935 provides automatic bootstrap capacitor charge management. The bootstrap capacitor voltage for each phase is continuously checked to ensure that it is above the bootstrap under-voltage threshold,  $V_{BOOTUV}$ . If the bootstrap capacitor voltage drops below this threshold, the A4935 will turn on the necessary low-side FET, and continue charging until the bootstrap capacitor exceeds the undervoltage threshold plus the hysteresis,  $V_{BOOTUV} + V_{BOOTUV}$ . The minimum charge time is typically 7 µs, but may be longer for very large values of bootstrap capaci-



tor (>1000 nF). If the bootstrap capacitor voltage does not reach the threshold within approximately 200  $\mu s$ , an undervoltage fault will be flagged.

### **VREG Capacitor Selection**

The internal reference, VREG, supplies current for the low-side gate drive circuits and the charging current for the bootstrap capacitors. When a low-side FET is turned on, the gate-drive circuit will provide the high transient current to the gate that is necessary to turn on the FET quickly. This current, which can be several hundred milliamperes, cannot be provided directly by the limited output of the VREG regulator, and must be supplied by an external capacitor connected to VREG.

The turn-on current for the high-side FET is similar in value to that for the low-side FET, but is mainly supplied by the bootstrap capacitor. However the bootstrap capacitor must then be recharged from the VREG regulator output. Unfortunately the bootstrap recharge can occur a very short time after the low-side turn-on occurs. This requires that the value of the capacitor connected between VREG and AGND should be high enough to minimize the transient voltage drop on VREG for the combination of a low-side FET turn-on and a bootstrap capacitor recharge. A value of  $20 \times C_{BOOT}$  is a reasonable value. The maximum working voltage will never exceed  $V_{REG}$ , so the capacitor can be rated as low as 15 V. This capacitor should be placed as close as possible to the VREG pin.

# **Supply Decoupling**

Because this is a switching circuit, there are current spikes from all supplies at the switching points. As with all such circuits, the power supply connections should be decoupled with a ceramic capacitor, typically 100 nF, between the supply pin and ground. These capacitors should be connected as close as possible to the device supply pins VBB and VDD, and the power ground pin, PGND.

### **Power Dissipation**

In applications where a high ambient temperature is expected, the on-chip power dissipation may become a critical factor. Careful attention should be paid to ensure the operating conditions allow the A4935 to remain in a safe range of junction temperature.

The power consumed by the A4935,  $P_D$ , can be estimated by:

$$P_{\rm D} = P_{\rm BIAS} + P_{\rm CPUMP} + P_{\rm SWITCHING} \quad , \tag{6}$$

given:

$$P_{\rm BIAS} = V_{\rm BB} \times I_{\rm BB} \quad ; \tag{7}$$

$$\begin{aligned} P_{\text{CPUMP}} &= \left[ (2 \times V_{\text{BB}}) - V_{\text{REG}} \right] \times I_{\text{AV}} \quad \text{, for } V_{\text{BB}} < 15 \text{ V}, \\ \text{or} \\ &= \left[ V_{\text{BB}} - V_{\text{REG}} \right] \times I_{\text{AV}} \quad \text{, for } V_{\text{BB}} \ge 15 \text{ V}, \end{aligned} \tag{8}$$

 $P_{\text{SWITCHING}} = Q_{\text{GATE}} \times V_{\text{REG}} \times N \times f_{\text{PWM}} \times \text{Ratio} ; \qquad (9)$ where:

$$I_{\rm AV} = Q_{\rm GATE} \times N \times f_{\rm PWM}$$

N is the number of FETs switching during a PWM cycle, and

Ratio = 
$$\frac{10}{R_{\text{GATE}} + 10}$$

### Braking

The A4935 can be used to perform dynamic braking by either forcing all low-side FETs on and all high-side FETs off or, conversely, by forcing all low-side FETs off and all high-side FETs on. This will effectively short-circuit the back EMF of the motor, creating a breaking torque.

During braking, the load current can be approximated by:

$$I_{\rm BRAKE} = \frac{V_{\rm BEMF}}{R_{\rm L}} \quad , \tag{10}$$

where  $V_{BEMF}$  is the voltage generated by the motor and  $R_L$  is the resistance of the phase winding.

Care must be taken during braking to ensure that the maximum ratings of the power FETs are not exceeded. Dynamic braking is equivalent to slow decay with synchronous rectification and all phases enabled.



The A4935 can also be used to perform regenerative braking. This is equivalent to reversing the motor commutation sequence or using fast decay with synchronous rectification. Note that phase commutation must continue for regenerative braking to operate and the supply must be capable of managing the reverse current, such as by connecting a resistive load or dumping the current to a battery or capacitor.

### **Current Sense Amplifier**

The gain of the current sense amplifier is set using external input and feedback resistors. Output offset can also be added using external resistors. Care must be taken to ensure that the input impedances seen from either end of the sense resistor match.

For the basic configuration shown in Figure 4A, the two input resistors, RN and RP, have matched values. The feedback resistor, RF, between CSN and CSOUT, and the ground reference resis-



Figure 4: Current Sense Amplifier Configurations

tor, RG, between CSP and AGND also have matched values. The gain of the sense amplfier, G, is determined by the relative values of RF and RN, and is approximately:

$$G = \frac{R_{\rm F}}{R_{\rm N}} \quad , \tag{11}$$

If an output offset is required, for example to allow reverse current measurement, then this can be generated by adding offset to the CSP input through the RG resistor. Because the amplifier is operating in a closed loop, any offset added to CSP will be mirrored at the output.

Figure 4B shows suitable resistor values for a gain, G, of 20 and an output offset,  $V_{OS}$ , of 250 mV.

### Layout Recommendations

Careful consideration must be given to PCB layout when designing high frequency, fast switching, high current circuits. The following are recommendations regarding some of these considerations:

- The A4935 analog ground, AGND, and power ground, PGND, should be connected together at the package pins. This common point, and the high-current return of the external FETs, should return separately to the negative side of the motor supply filtering capacitor. This will minimize the effect of switching noise on the device logic and analog reference.
- The exposed thermal pad and all NC pins of the package should be connected to the common point of AGND and PGND.
- Minimize stray inductance by using short, wide copper traces at the drain and source terminals of all power FETs. This includes motor lead connections, the input power bus, and the common source of the low-side power FETs. This will minimize voltages induced by fast switching of large load currents.
- Consider the use of small (100 nF) ceramic decoupling capacitors across the sources and drains of the power FETs to limit fast transient voltage spikes caused by the inductance of the circuit trace.
- Keep the gate discharge return connections Sx and LSS as short as possible. Any inductance on these traces will cause negative transitions on the corresponding A4935 pins, which may exceed the absolute maximum ratings. If this is likely, consider the use of clamping diodes to limit the negative excursion on these pins with respect to AGND.



- Sensitive connections such as RDEAD and VDSTH, which have very little ground current, should be connected to the Quiet ground (refer to Figure 5), which is connected independently, closest to the AGND pin. These sensitive components should never be connected directly to the supply common or to a common ground plane. They must be referenced directly to the AGND pin.
- The supply decoupling for VBB, VREG, and VDD should be connected to the Controller Supply ground, which is connected independently, close to the PGND pin. The decoupling capacitors should also be connected as close as practicable to the relevant supply pin.
- If layout space is limited, then the Quiet ground and the Controller Supply ground may be combined. In this case, ensure that the ground return of the dead time resistor is close to the AGND pin.
- Check the peak voltage excursion of the transients on the LSS pin with reference to the AGND pin, using a close grounded (tip and barrel) probe. If the voltage at LSS exceeds the absolute maximum shown in this datasheet, add additional clamping and capacitance between the LSS pin and the AGND pin as shown in Figure 5.
- Gate charge drive paths and gate discharge return paths may carry a large transient current pulse. Therefore, the traces from

GHx, GLx, Sx, and LSS should be as short as possible to reduce the circuit trace inductance.

- Provide an independent connection from LSS to the common point of the power bridge. It is not recommended to connect LSS directly to an xGND pin, as this may inject noise into sensitive functions such as the timer for dead time. The LSS connection should not be used for the CSP connection.
- The inputs to the sense amplifier, CSP and CSN, should have independent circuit traces. For best results, they should be matched in length and route.
- A low-cost diode can be placed in the connection to VBB to provide reverse battery protection. In reverse battery conditions, it is possible to use the body diodes of the power FETs to clamp the reverse voltage to approximately 4 V. In this case, the additional diode in the VBB connection will prevent damage to the A4935 and the VDRAIN input will survive the reverse voltage.

Note that the above are only recommendations. Each application is different and may encounter different sensitivities. A driver running a few amps will be less susceptible than one running with 150 A, and each design should be tested at the maximum current to ensure any parasitic effects are eliminated.



Figure 5: Supply Routing Suggestions











# **Terminal List**

| Pin            | Pin Name | Pin Description                         | Pin | Pin Name | Pin Description                      |
|----------------|----------|-----------------------------------------|-----|----------|--------------------------------------|
| 1, 24, 25, 35, | NC       | No internal connection: connect to ACND | 22  | GLC      | Low-side gate drive phase C          |
| 36, 37, 42     | NC       | No Internal connection, connect to AGND | 23  | AGND     | Analog ground                        |
| 2              | RESET    | Standby mode control                    | 26  | SC       | Motor connection phase C             |
| 3              | ESF      | Enable Stop on Fault input              | 27  | GHC      | High-side gate drive phase C         |
| 4              | FF2      | Fault Flag 2 and serial clock input     | 28  | CC       | Bootstrap capacitor phase C          |
| 5              | FF1      | Fault Flag 1 and serial data output     | 29  | GLB      | Low-side gate drive phase B          |
| 6              | ALO      | Control input phase A low-side          | 30  | SB       | Motor connection phase B             |
| 7              | AHI      | Control input phase A high-side         | 31  | GHB      | High-side gate drive phase B         |
| 8              | BHI      | Control input phase B high-side         | 32  | СВ       | Bootstrap capacitor phase B          |
| 9              | BLO      | Control input phase B low-side          | 33  | GLA      | Low-side gate drive phase A          |
| 10             | CLO      | Control input phase C low-side          | 34  | SA       | Motor connection phase A             |
| 11             | CHI      | Control input phase C high-side         | 38  | GHA      | High-side gate drive phase A         |
| 12             | PWML     | Low-side PWM input                      | 39  | CA       | Bootstrap capacitor phase A          |
| 13             | CCEN     | Cross-conduction enable                 | 40  | VREG     | Gate drive supply output             |
| 14             | PWMH     | High-side PWM input                     | 41  | VDRAIN   | High-side drain voltage sense        |
| 15             | COAST    | Coast input                             | 43  | CP2      | Pump capacitor                       |
| 16             | CSOUT    | Current sense output                    | 44  | CP1      | Pump capacitor                       |
| 17             | VDD      | Logic supply                            | 45  | PGND     | Power ground                         |
| 18             | CSN      | Current sense negative input            | 46  | VBB      | Main power supply                    |
| 19             | CSP      | Current sense positive input            | 47  | AGND     | Analog ground                        |
| 20             | VDSTH    | Fault threshold voltage                 | 48  | RDEAD    | Dead time setting                    |
| 21             | LSS      | Low-side source                         | -   | PAD      | Exposed thermal pad; connect to AGND |



Package JP 48-Pin LQFP with Exposed Thermal Pad





#### **Revision History**

| Revision | <b>Revision Date</b> | Description of Revision                                                                              |
|----------|----------------------|------------------------------------------------------------------------------------------------------|
| 4        | February 8, 2011     | Change in I <sub>BIAS</sub> and I <sub>OS</sub>                                                      |
| 5        | August 22, 2013      | Correct typographical error in Applications Information; update $V_{STGO}$ , $V_{STBO}$ , $I_{DSTH}$ |
| 6        | February 28, 2014    | Revised $V_{BB}$ limits in Electrical Charateristics tables and on p. 8                              |
| 7        | December 8, 2014     | Revised Input/Output Structures                                                                      |

Copyright ©2007-2014, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

